49FCT3805APYG, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- RS 제품 번호:
- 254-4922
- 제조사 부품 번호:
- 49FCT3805APYG
- 제조업체:
- Renesas Electronics
대량 구매 할인 기용 가능
Subtotal (1 tube of 64 units)*
₩65,694.72
재고있음
- 512 개 단위 배송 준비 완료
더 자세한 내용이 필요하신가요? 필요한 수량을 입력하고 '배송일 확인'을 클릭하면 더 많은 재고 및 배송 세부정보를 확인하실 수 있습니다.
수량 | 한팩당 | Per Tube* |
|---|---|---|
| 64 - 64 | ₩1,026.48 | ₩65,730.44 |
| 128 - 192 | ₩975.72 | ₩62,434.80 |
| 256 - 448 | ₩945.64 | ₩60,556.68 |
| 512 - 960 | ₩917.44 | ₩58,727.44 |
| 1024 + | ₩889.24 | ₩56,960.24 |
* 참고 가격: 실제 구매가격과 다를 수 있습니다
- RS 제품 번호:
- 254-4922
- 제조사 부품 번호:
- 49FCT3805APYG
- 제조업체:
- Renesas Electronics
사양
참조 문서
제정법과 컴플라이언스
제품 세부 사항
제품 정보를 선택해 유사 제품을 찾기
모두 선택 | 제품 정보 | 값 |
|---|---|---|
| 브랜드 | Renesas Electronics | |
| Logic Family | CMOS | |
| Logic Function | Clock Driver | |
| Input Signal Type | TTL | |
| Output Logic Level | TTL | |
| Number of Clock Inputs | 2 | |
| Package Type | SSOP | |
| Pin Count | 20 | |
| 모두 선택 | ||
|---|---|---|
브랜드 Renesas Electronics | ||
Logic Family CMOS | ||
Logic Function Clock Driver | ||
Input Signal Type TTL | ||
Output Logic Level TTL | ||
Number of Clock Inputs 2 | ||
Package Type SSOP | ||
Pin Count 20 | ||
The Renesas Electronics buffer/non-inverting clock driver built using advanced dual metal CMOS technology. The device consists of two banks of drivers, each with a 1:5 fanout and its own output enable control. The device has a heartbeat monitor for diagnostics and PLL driving. The MON output is identical to all other outputs and complies with the output specifications in this document. It offers low capacitance inputs with hysteresis. It is designed for high speed clock distribution where signal quality and skew are critical. It is also allows single point-topoint transmission line driving in applications such as address distribution, where one signal must be distributed to multiple recievers with low skew and high signal quality.
0.5 MICRON CMOS technology
Guaranteed low skew < 500ps (max.)
Very low duty cycle distortion < 1.0ns (max.)
Very low CMOS power levels
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
Available in SSOP, SOIC, and QSOP packages
Guaranteed low skew < 500ps (max.)
Very low duty cycle distortion < 1.0ns (max.)
Very low CMOS power levels
TTL compatible inputs and outputs
Inputs can be driven from 3.3V or 5V components
Two independent output banks with 3-state control
Available in SSOP, SOIC, and QSOP packages
For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.
관련된 링크들
- 49FCT3805APYG, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- 49FCT3805APYG8, Clock Buffer CMOS, 2-Input, 20-Pin SSOP
- 49FCT3805DPYGI, Clock Divider CMOS, 2-Input, 20-Pin SSOP
- 74FCT3807APYG, Clock Divider CMOS, 1-Input, 20-Pin SSOP
- 49FCT3805DQGI, Clock Divider CMOS, 2-Input, 20-Pin SOIC
- 49FCT3805EPYGI, PLL Clock Driver CMOS, 10-Input, 20-Pin SSOP
- 49FCT3805QG8, Clock Driver CMOS, 20-Pin SOIC/ SSOP/ QSOP
- 49FCT3805AQGI8, Clock Driver CMOS, 20-Pin SOIC/ SSOP/ QSOP
