Infineon CY2308ZXI-1H PLL Clock Buffer 16-Pin TSSOP
- RS 제품 번호:
- 194-9020
- 제조사 부품 번호:
- CY2308ZXI-1H
- 제조업체:
- Infineon
대량 구매 할인 기용 가능
Subtotal (1 unit)*
₩25,850.00
마지막 RS 재고
- 최종적인 1 개 unit(s)이 배송 준비 됨
수량 | 한팩당 |
|---|---|
| 1 - 23 | ₩25,850.00 |
| 24 - 47 | ₩25,192.00 |
| 48 + | ₩24,440.00 |
* 참고 가격: 실제 구매가격과 다를 수 있습니다
- RS 제품 번호:
- 194-9020
- 제조사 부품 번호:
- CY2308ZXI-1H
- 제조업체:
- Infineon
사양
참조 문서
제정법과 컴플라이언스
제품 세부 사항
제품 정보를 선택해 유사 제품을 찾기
모두 선택 | 제품 정보 | 값 |
|---|---|---|
| 브랜드 | Infineon | |
| Number of Elements per Chip | 1 | |
| Maximum Supply Current | 70 mA | |
| Maximum Input Frequency | 133.3MHz | |
| Mounting Type | Surface Mount | |
| Package Type | TSSOP | |
| Pin Count | 16 | |
| Dimensions | 5.1 x 4.5 x 0.95mm | |
| Length | 5.1mm | |
| Width | 4.5mm | |
| Height | 0.95mm | |
| Maximum Operating Supply Voltage | 3.6 V | |
| Maximum Operating Temperature | +85 °C | |
| Maximum Output Frequency | 133.3MHz | |
| Minimum Operating Supply Voltage | 3 V | |
| Minimum Operating Temperature | -40 °C | |
| Minimum Output Frequency | 10MHz | |
| 모두 선택 | ||
|---|---|---|
브랜드 Infineon | ||
Number of Elements per Chip 1 | ||
Maximum Supply Current 70 mA | ||
Maximum Input Frequency 133.3MHz | ||
Mounting Type Surface Mount | ||
Package Type TSSOP | ||
Pin Count 16 | ||
Dimensions 5.1 x 4.5 x 0.95mm | ||
Length 5.1mm | ||
Width 4.5mm | ||
Height 0.95mm | ||
Maximum Operating Supply Voltage 3.6 V | ||
Maximum Operating Temperature +85 °C | ||
Maximum Output Frequency 133.3MHz | ||
Minimum Operating Supply Voltage 3 V | ||
Minimum Operating Temperature -40 °C | ||
Minimum Output Frequency 10MHz | ||
The CY2308 is a 3.3 V Zero Delay Buffer designed to distribute high speed clocks in PC, workstation, datacom, telecom, and other high performance applications. The part has an on-chip PLL that locks to an input clock presented on the REF pin. The PLL feedback is driven from external FBK pin, so user has flexibility to choose any one of the outputs as feedback input and connect it to FBK pin. The input-to-output skew is less than 250 ps and output-to-output skew is less than 200 ps. The CY2308 has two banks of four outputs each that is controlled by the select inputs as shown in the table Select Input Decoding on page 3. If all output clocks are not required, Bank B is three-stated. The input clock is directly applied to the output for chip and system testing purposes by the select inputs. The CY2308 PLL enters a power down state when there are no rising edges on the REF input. In this mode, all outputs are three-stated and the PLL is turned off resulting in less than 25 μA of current draw.
For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.
관련된 링크들
- Infineon CY2308ZXI-1H PLL Clock Buffer 16-Pin TSSOP
- Infineon CY2308SXI-1 PLL Clock Buffer 16-Pin SOIC
- Infineon CY2309SXI-1H PLL Clock Buffer 16-Pin TSSOP
- Infineon CY2302SXI-1 PLL Clock Buffer 8-Pin SOIC
- Texas Instruments CDCLVC1104PW PLL Clock Buffer 8-Pin TSSOP
- Texas Instruments CDCLVC1102PW PLL Clock Buffer 8-Pin TSSOP
- Renesas Electronics 9DB106BGILFT PLL Clock Buffer 28-Pin 28-pin TSSOP
- Renesas Electronics 9DB102BGLFT PLL Clock Buffer 20-Pin 20-pin TSSOP
