Nexperia 74LVC573APW,118 8bit-Bit Octal D Type Latch, Transparent D Type, 3 State, 20-Pin TSSOP
- RS 제품 번호:
- 170-4836
- 제조사 부품 번호:
- 74LVC573APW,118
- 제조업체:
- Nexperia
대량 구매 할인 기용 가능
Subtotal (1 reel of 2500 units)*
₩728,500.00
일시적 품절
- 2026년 7월 10일 부터 배송
더 자세한 내용이 필요하신가요? 필요한 수량을 입력하고 '배송일 확인'을 클릭하면 더 많은 재고 및 배송 세부정보를 확인하실 수 있습니다.
수량 | 한팩당 | 릴당* |
|---|---|---|
| 2500 - 2500 | ₩291.40 | ₩729,440.00 |
| 5000 - 7500 | ₩285.76 | ₩714,870.00 |
| 10000 + | ₩280.12 | ₩700,770.00 |
* 참고 가격: 실제 구매가격과 다를 수 있습니다
- RS 제품 번호:
- 170-4836
- 제조사 부품 번호:
- 74LVC573APW,118
- 제조업체:
- Nexperia
사양
참조 문서
제정법과 컴플라이언스
제품 세부 사항
제품 정보를 선택해 유사 제품을 찾기
모두 선택 | 제품 정보 | 값 |
|---|---|---|
| 브랜드 | Nexperia | |
| Logic Family | 74LVC | |
| Latch Mode | Transparent | |
| Latching Element | D Type | |
| Number of Bits | 8bit | |
| Number of Elements per Chip | 8 | |
| Number of Channels per Chip | 8 | |
| Output Type | 3 State | |
| Polarity | Non-Inverting | |
| Mounting Type | Surface Mount | |
| Package Type | TSSOP | |
| Pin Count | 20 | |
| Dimensions | 6.6 x 4.5 x 0.95mm | |
| Height | 0.95mm | |
| Length | 6.6mm | |
| Maximum Operating Temperature | +125 °C | |
| Maximum Operating Supply Voltage | 3.6 V | |
| Width | 4.5mm | |
| Minimum Operating Temperature | -40 °C | |
| Minimum Operating Supply Voltage | 1.2 V | |
| 모두 선택 | ||
|---|---|---|
브랜드 Nexperia | ||
Logic Family 74LVC | ||
Latch Mode Transparent | ||
Latching Element D Type | ||
Number of Bits 8bit | ||
Number of Elements per Chip 8 | ||
Number of Channels per Chip 8 | ||
Output Type 3 State | ||
Polarity Non-Inverting | ||
Mounting Type Surface Mount | ||
Package Type TSSOP | ||
Pin Count 20 | ||
Dimensions 6.6 x 4.5 x 0.95mm | ||
Height 0.95mm | ||
Length 6.6mm | ||
Maximum Operating Temperature +125 °C | ||
Maximum Operating Supply Voltage 3.6 V | ||
Width 4.5mm | ||
Minimum Operating Temperature -40 °C | ||
Minimum Operating Supply Voltage 1.2 V | ||
- COO (Country of Origin):
- CN
The 74LVC573A consists of eight D-type transparent latches, featuring separate D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A Latch Enable (LE) input and an Output Enable (OE) input are common to all internal latches. When LE is HIGH, data at the Dn inputs enters the latches. In this condition, the latches are transparent, that is, a latch output will change each time its corresponding D-input changes. When LE is LOW, the latches store the information that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of LE.
Mixed 5 V and 3.3 V applications
Save board space
Low cost interface solutions
Improved signal integrity for complex layouts
Wide supply voltage range
Low propagation delay
Overvoltage tolerant
Source termination
Low input threshold
CMOS low power
Memory controllers
Backplane interfaces
Save board space
Low cost interface solutions
Improved signal integrity for complex layouts
Wide supply voltage range
Low propagation delay
Overvoltage tolerant
Source termination
Low input threshold
CMOS low power
Memory controllers
Backplane interfaces
For these non-cancellable (NC), and non-returnable (NR) products, Terms and Conditions apply.
관련된 링크들
- Nexperia 74LVC573APW,118 8bit-Bit Octal D Type Latch, Transparent D Type, 3 State, 20-Pin TSSOP
- Nexperia 74HC573PW,118 Octal-Bit Octal D Type Latch, Transparent D Type, 3 State, 20-Pin TSSOP20
- Nexperia 74LVC574APW,118 Octal D Type Flip Flop IC, 3-State, 20-Pin TSSOP
- Renesas Electronics 74FCT573CTSOG 8bit-Bit Octal D Type Latch, Transparent D Type
- Toshiba 74HC573D 8bit-Bit Octal D Type Latch, Transparent D Type, 20-Pin SOIC
- Nexperia 74HC573D,653 Octal-Bit Octal D Type Latch, Transparent D Type, 3 State, 20-Pin SO20
- Texas Instruments SN74LVC574APW D Type Octal D Type Flip Flop, 3-State
- Toshiba 74VHC573FT 8bit-Bit Octal D Type Latch, Transparent D Type, 20-Pin TSSOP
